# **PIS2200**

### **General Description**

The PIS2200 is a versatile controller designed for use in Boost, SEPIC and power converter and topologies that needs an external low-side N-MOSFET acting as primary switch. Besides cycle-by-cycle current limiting, current mode control scheme also makes it wide bandwidth and good transient response. The current limit can be programmed simply with an external resistor.

The switching frequency can be set in any value between 100kHz and 1MHz with a resistor or any external clock source. The PIS2200 can be operated at high switching frequency to save the solution board size. While entering shutdown mode, the PIS2200 only sinks 5µA and it allows power supply sequencing. It has built-in protection circuits such as thermal shutdown, under-voltage lockout, short circuit protection, and overvoltage protection. Internal soft-start circuitry reduces the inrush current at start-up.

## **Typical Applications**

#### **Features**

- Wide Input Voltage from 2.97V to 40V
- Reference Voltage with ±3% Accuracy
- Adjustable 100kHz~1MHz Clock Frequency
- 10µA Shutdown Current
- 1A Peak Current Limit Using Internal Driver
- Current Mode Operation
- Internal 4/2Ω MOSFET Switch
- External RC Compensation
- Internal Soft-Start
- High Efficiency at Light Loads
- Current Limit and Over Temperature Protection
- Adjustable Input UVLO Threshold Voltage

## **Applications**

- Portable Speakers
- Offline Power Supply
- Battery Powered Device
- Set-Top Box
- Photovoltaic Inverters



## **MSOP10** Pin Configuration



| Pin No. | Symbol | I/O/P | Function                                                                                                                                                                                                                                                                                                                                         |
|---------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | ISEN   | Р     | Current Sense. Use an external resistor in series with ground to measure the voltage                                                                                                                                                                                                                                                             |
| 2       | UVLO   | I     | Under Voltage Lockout. Use a proper ratio resistor divider network to determine the voltage input to allow switching and the hysteresis to disable switching.                                                                                                                                                                                    |
| 3       | COMP   | I     | Compensation. Use a RC/C network to do proper loop compensation.                                                                                                                                                                                                                                                                                 |
| 4       | FB     | I     | Output Feedback. Connect the external resistor divider network from output to this pin to sense output voltage. The FB pin voltage is regulated to internal 1.275V reference voltage.                                                                                                                                                            |
| 5       | AGND   | Р     | Analog Ground. Connect to exposed pad.                                                                                                                                                                                                                                                                                                           |
| 6       | FADJ   | I     | Frequency Adjust/Synchronization/Shutdown. A resistor connected from this pin to ground simply sets the oscillator frequency. An external clock signal at this pin will synchronize the controller to the clock. Pull on this pin for $\geq$ 30 µs will turn the device off and the device will then very few current about 5µA from the supply. |
| 7       | PVSS   |       | Power Ground. Connect to exposed pad.                                                                                                                                                                                                                                                                                                            |
| 8       | GATE   | 0     | Gate Drive. Connect this terminal to the gate pin of the external MOSFET.                                                                                                                                                                                                                                                                        |
| 9       | VREG   | 0     | Drive Supply Voltage. A bypass capacitor must be connected from this pin to ground. Do not bias this pin with external power source.                                                                                                                                                                                                             |
| 10      | IN     | I     | Power Supply Input.                                                                                                                                                                                                                                                                                                                              |

## **Functional Block Diagram**



## Absolute Maximum Ratings (T<sub>a</sub>=25 °C, unless otherwise noted)

| Symbol                                   | Parameter                                    | Min      | Мах | Units |
|------------------------------------------|----------------------------------------------|----------|-----|-------|
| Vin                                      | Supply voltage range                         | -0.3     | 42  | V     |
| V <sub>LV</sub> (COMP/UVLO/FB/FADJ/GATE) | Low voltage range                            | -0.3     | 6   | V     |
| V <sub>CC</sub> (VREG)                   | Regulator output pin range                   | -0.3     | 5   | V     |
| Visen                                    | Current sense pin range                      | -0.4     | 0.6 | V     |
| TJ                                       | Operating junction temperature range         | -40      | 150 | °C    |
| T <sub>STG</sub>                         | Storage temperature range                    | -65      | 150 | °C    |
| Electrostatic discharge                  | Human body model                             |          | 2   | kV    |
| Electrostatic discharge                  | Machine model                                |          | 200 | V     |
| $\theta_{JC(top)}$                       | Thermal resistance (Junction to Case (top))  |          | 46  | °C/W  |
| θJA                                      | Thermal resistance (Junction to Air)         |          | 147 | °C/W  |
| θ <sub>JB</sub>                          | Thermal resistance (Junction to Board)       | <b>.</b> | 81  | °C/W  |
| Ψιτ                                      | Junction-to-top characterization parameter   |          | 3   | °C/W  |
| Ψյв                                      | Junction-to-board characterization parameter |          | 77  | °C/W  |

\* Stress beyond those listed at "absolute maximum rating" table may cause permanent damage to the device. These are stress rating ONLY. For functional operation are strongly recommend follow up "recommended operation conditions" table.

## **Recommend Operating Condition**

| Symbol           | Parameter                            | Min  | Мах | Units |
|------------------|--------------------------------------|------|-----|-------|
| V <sub>IN</sub>  | Supply voltage range                 | 2.97 | 40  | V     |
| f <sub>osc</sub> | Switching Frequency range            | 0.1  | 1   | MHz   |
| TJ               | Operating junction temperature range | -40  | 125 | °C    |

## **Electrical Characteristic**

## (V<sub>IN</sub>=12V, R<sub>FADJ</sub>=150k $\Omega$ , T<sub>a</sub>=25 °C, unless otherwise noted)

| Symbol                   | Parameter                            | Test Conditions                                                                                                | Min.                    | Тур.  | Max.  | Unit  |  |  |  |
|--------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------|-------|-------|-------|--|--|--|
|                          |                                      | V <sub>COMP</sub> =1.4V, 3V <vin<40v< td=""><td></td><td>1.275</td><td colspan="2"></td></vin<40v<>            |                         | 1.275 |       |       |  |  |  |
| VFB                      | Feedback voltage                     | V <sub>COMP</sub> =1.4V, 3V <v<sub>IN&lt;40V</v<sub>                                                           | 1.236 1.3'              |       | 1.313 | v     |  |  |  |
|                          |                                      | -40°C <tj<125°c< td=""><td>1.200</td><td></td><td>1.010</td><td></td></tj<125°c<>                              | 1.200                   |       | 1.010 |       |  |  |  |
|                          |                                      | Vfadj=3V, Vin=12V                                                                                              |                         | 10    |       |       |  |  |  |
|                          |                                      | Vfadj=3V, Vin=12V                                                                                              |                         |       | 15    |       |  |  |  |
| lq                       | Quiescent current in shutdown mode   | -40°C <tj<125°c< td=""><td></td><td colspan="3"></td></tj<125°c<>                                              |                         |       |       |       |  |  |  |
| IQ                       |                                      | Vfadj=3V, Vin=5V                                                                                               |                         | 5     |       | μA    |  |  |  |
|                          |                                      | V <sub>FADJ</sub> =3V, V <sub>IN</sub> =5V,                                                                    | C                       |       | 10    | -     |  |  |  |
|                          |                                      | -40°C <tj<125°c< td=""><td><math>\overline{\mathbf{O}}</math></td><td></td><td colspan="2">10</td></tj<125°c<> | $\overline{\mathbf{O}}$ |       | 10    |       |  |  |  |
| Vuvlo                    | Under voltage lockout                | VUVLO Ramp down                                                                                                | 1.345                   |       | 1.517 | V     |  |  |  |
| IUVLO                    | UVLO source current                  | Enabled                                                                                                        | -                       | 4.5   |       | μA    |  |  |  |
| VUVLOSD                  | UVLO Shutdown voltage                |                                                                                                                | 0.55                    | 0.7   | 0.82  | V     |  |  |  |
| VCOMP                    | COMP pin voltage                     | V <sub>FB</sub> = 1.275V                                                                                       |                         | 1     |       | V     |  |  |  |
| Dearan                   | High-side switch RDS(ON)             | Vin=5V, Igate=0.2A                                                                                             |                         | 4     |       | Ω     |  |  |  |
| Rds(on)                  | Low-side switch RDS(ON)              | V <sub>IN</sub> =5V, I <sub>GATE</sub> =0.2A                                                                   |                         | 2     |       |       |  |  |  |
| Avol                     | Error amplifier voltage gain         | V <sub>сомр</sub> =1.4V, I <sub>еао</sub> =100µА                                                               |                         | 60    |       | V/V   |  |  |  |
| дм                       | Error amplifier trans-conductance    | Vcomp=1.4V                                                                                                     |                         | 430   |       | μS    |  |  |  |
| V <sub>GATE</sub>        | Maximum GATE driving swing           | Vin < 5.8V                                                                                                     |                         | Vin   |       | - V   |  |  |  |
| VGAIE                    | Maximum GATE unving swing            | V <sub>IN</sub> ≥5.8V                                                                                          |                         | 5.2   |       |       |  |  |  |
| fosc                     | Oscillation frequency                | R <sub>FADJ</sub> =150kΩ                                                                                       |                         | 0.146 |       | – MHz |  |  |  |
| IUSC                     | Oscillation frequency                | R <sub>FADJ</sub> =150kΩ ,-40°C <t<sub>J&lt;125°C</t<sub>                                                      | 0.125                   |       | 0.2   |       |  |  |  |
| DMAX                     | Maximum duty cycle                   | R <sub>FADJ</sub> =150kΩ                                                                                       |                         | 85    |       | %     |  |  |  |
| $\Delta V_{\text{LINE}}$ | Voltage line regulation              | 3V <v<sub>EN&lt;40V</v<sub>                                                                                    |                         | 0.02  |       | %/V   |  |  |  |
| $\Delta V_{\text{LOAD}}$ | Voltage load regulation              | I <sub>EAO</sub> Source/Sink                                                                                   |                         | ±0.5  |       | %/A   |  |  |  |
| tmin(on)                 | Minimum on-time                      |                                                                                                                |                         |       | 571   | ns    |  |  |  |
|                          | Supply Current                       | R <sub>FADJ</sub> =150kΩ                                                                                       |                         | 3.3   |       | A     |  |  |  |
| ISUPPLY                  | Supply Current                       | R <sub>FADJ</sub> =150kΩ ,-40°C <t<sub>J&lt;125°C</t<sub>                                                      |                         |       | 5     | - mA  |  |  |  |
| V                        | Current sense threshold voltage      | V <sub>IN</sub> = 12V                                                                                          |                         | 160   |       | mV    |  |  |  |
| VSENSE                   | Current sense tilleshold vollage     | V <sub>IN</sub> = 12V , -40°C <t<sub>J&lt;125°C</t<sub>                                                        | 120                     |       | 200   |       |  |  |  |
| V <sub>sc</sub>          | Overload current limit sense voltage | V <sub>IN</sub> = 12V                                                                                          |                         | 200   |       | — mV  |  |  |  |
| v SC                     | ovendad current illnit sense voltage | V <sub>IN</sub> = 12V , -40°C <t<sub>J&lt;125°C</t<sub>                                                        | 160                     |       | 350   |       |  |  |  |
| Vsl                      | Internal compensation ramp           |                                                                                                                |                         | 90    |       | mV    |  |  |  |

Potens semiconductor corp.

## **Electrical Characteristic – cont.**

## (V<sub>IN</sub>=12V, R<sub>FADJ</sub>=150k $\Omega$ , T<sub>a</sub>=25 °C, unless otherwise noted)

| Symbol               | Parameter                                | Test Conditions                                                                                                                                                           | Min. | Тур. | Max. | Uni         |  |  |
|----------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------------|--|--|
| Vovp                 | Output overvoltage protection            | V <sub>COMP</sub> = 1.4V                                                                                                                                                  | 26   | 85   | 135  | mV          |  |  |
| Vovp(hys)            | Output overvoltage protection hysteresis | V <sub>COMP</sub> = 1.4V                                                                                                                                                  | 28   | 70   | 106  | mV          |  |  |
|                      |                                          | Source, $V_{COMP} = 1.4V$ ,<br>$V_{FB} = 0V$                                                                                                                              |      | 650  | NO   |             |  |  |
|                      | Error amplifier output current           | Source, V <sub>COMP</sub> = 1.4V,<br>V <sub>FB</sub> = 0V, -40°C <tj<125°c< td=""><td>470</td><td></td><td>950</td><td colspan="3" rowspan="2">50<br/>μΑ</td></tj<125°c<> | 470  |      | 950  | 50<br>μΑ    |  |  |
| I <sub>EAO</sub>     | (Source/Sink)                            | Sink, V <sub>COMP</sub> = 1.4V,<br>V <sub>FB</sub> = 1.4V                                                                                                                 | C    | 57   |      |             |  |  |
|                      |                                          | Sink, V <sub>сомР</sub> = 1.4V,<br>V <sub>FB</sub> = 1.4V, -40°С<ТJ<125°С                                                                                                 | 30   |      | 105  | -           |  |  |
| Veao                 |                                          | Upper Limit : V <sub>FB</sub> =0V,<br>COMP pin floating                                                                                                                   |      | 2.65 |      | -<br>-<br>- |  |  |
|                      | Error amplifier output voltage           | Upper Limit : V <sub>FB</sub> =0V,<br>COMP pin floating<br>-40°C <tj<125°c< td=""><td>2.4</td><td></td><td>2.95</td></tj<125°c<>                                          | 2.4  |      | 2.95 |             |  |  |
|                      |                                          | Lower Limit : V <sub>FB</sub> = 1.4V                                                                                                                                      |      | 0.65 |      |             |  |  |
|                      | C                                        | Lower Limit : V <sub>FB</sub> = 1.4V,<br>-40°C <tj<125°c< td=""><td>0.32</td><td></td><td>0.9</td></tj<125°c<>                                                            | 0.32 |      | 0.9  |             |  |  |
|                      |                                          | Output = High Level (SD)                                                                                                                                                  |      | 1.26 |      |             |  |  |
|                      | Shutdown signal threshold on             | Output = High Level (SD),<br>-40°C <tj<125°c< td=""><td></td><td></td><td>1.4</td><td colspan="2"></td></tj<125°c<>                                                       |      |      | 1.4  |             |  |  |
| Vsd                  | FADJ pin*                                | Output = Low Level (EN)                                                                                                                                                   |      | 0.63 |      | - V         |  |  |
|                      |                                          | Output = Low Level (EN),<br>-40°C <tj<125℃< td=""><td></td><td></td><td>0.4</td><td colspan="2"></td></tj<125℃<>                                                          |      |      | 0.4  |             |  |  |
| tss                  | Soft start delay                         | V <sub>FB</sub> = 1.2V, COMP pin floating                                                                                                                                 | 8.7  | 15   | 21.3 | m           |  |  |
| t <sub>R</sub>       | GATE pin rising time                     | Cgs = $3000$ pF, V <sub>GATE</sub> = 0V to 3V                                                                                                                             |      | 18   |      | ns          |  |  |
| tr                   | GATE pin falling time                    | Cgs = $3000$ pF, V <sub>GATE</sub> = $3$ V to 0V                                                                                                                          |      | 12   |      | ns          |  |  |
|                      | Shutdown pin current FADJ pin            | V <sub>SD</sub> =0V                                                                                                                                                       |      | 10   |      | μA          |  |  |
| Tsd                  | Thermal shutdown                         |                                                                                                                                                                           |      | 175  |      | °C          |  |  |
| T <sub>SD(HYS)</sub> | Thermal shutdown hysteresis              |                                                                                                                                                                           |      | 10   |      | °C          |  |  |

\* The FADJ pin should be pulled to VIN through a resistor to turn the regulator off. The voltage on the FADJ pin must be above the maximum limit for Output = High

Level to keep the regulator off and must be below the limit for Output = Low Level to keep the regulator on.

Potens semiconductor corp.

# **Reficiency Boost/SEPIC DC/DC Controller IC**

# **PIS2200**

## **Functional Descriptions**

The PIS2200 employs the current-mode, adjustable frequency pulse-width modulation (PWM) architecture. It operates at adjustable switching frequency under medium to high load current conditions.

## Overvoltage and UVLO Protection

The PIS2200 uses FB pin to detect overvoltage occurrence. The overvoltage protection should be triggered at the voltage rises to  $V_{FB}+V_{OVP}$ . When OVP occurs only the MOSFET will be turned off, the output voltage will drop. PIS2200 will switch when the voltage on FB pin is less then ( $V_{OVP}+V_{FB}-V_{OVP(HYS)}$ ).

The PIS2200 provides UVLO pin to program enable and disable thresholds. The voltage on UVLO pin would be compared with internal reference 1.43V. Figure 1 shows how the UVLO detection works.



Figure 1. UVLO Pin Configuration

The R1/R2 network programs the enable threshold voltage V<sub>EN</sub>. When the PIS2200 is enabled the I<sub>UVLO</sub> will source 5 $\mu$ A current flows the R<sub>2</sub> which causes a hysteresis. Hence the disable threshold, V<sub>SH</sub>, is lower then the enable threshold V<sub>EN</sub>.

$$R_{2} = \frac{1.43V}{I_{UVLO}} \times \left(1 + \frac{1.43V - V_{SH}}{V_{EN} - 1.43V}\right)$$
$$R_{1} = R_{2} \times \left(\frac{V_{EN}}{1.43V} - 1\right)$$

Select appropriate value of  $V_{EN}$ ,  $V_{SH}$  and use above two equations to determine the value of  $R_1$  and  $R_2$ .

## Bias Voltage

PIS2200 generates the internal bias voltage from IN input voltage if it does not exceeds 6V. When VIN is higher than 6V the PIS2200 will use internal regulation to bias the chip. To improve the stability of the bias, an external capacitor of  $0.47\mu$ F~4.7 $\mu$ F is strongly recommended to add on VREG terminal.

In any case, do not add external voltage on VREG pin or the chip would be damaged.

## Frequency Adjust

The switching frequency can be adjusted from 100kHz to 1MHz by a external resistor in series with FADJ terminal and ground. The following equation is used to calculate resistor value.

a. When Fs < 300KHz the calculate as below,

$$R_{FADJ} \cong \frac{17 \times 10^3}{f_s} + 8.7$$

b. When Fs > 300KHz the calculate as below,

$$R_{FADJ} \cong \frac{21 \times 10^3}{f_s} - 7.2$$

Where  $f_s$  is in kHz and  $R_{FADJ}$  is in k $\Omega$ .

## **Clock Synchronization**

PIS2200 is able to be synchronized to an external clock by connecting to the FADJ terminal with  $R_{FADJ}$  in series with ground as shown in figure 2.



Figure 2. Clock Synchronization

## **Functional Descriptions (cont.)**

### Shutdown

The FADJ pin can be used as a shutdown pin. If the high signal pulls up this pin, PIS2200 will stop the switching and then enter the shutdown state. In this state, PIS2200 consumes only 5µA typically.

The use of shutdown control in frequency adjustment mode is quite simple. Connects the FADJ pin to ground will force the PIS2200 runs at specified frequency and pulls this pin high will shutdown the IC. In both frequency and synchronization mode, pulls FADJ pin high lasting then 30µs will also force the PIS2200 enter the shutdown state.

## Slope Compensation

PIS2200 employs current mode control scheme. It has many advantages such as cycle-by-cycle current limit for the switch and easier to parallel power stages because automatic current sharing. The compensation ramp is already added in PIS2200 and the slope of the default compensation ramp could satisfy most applications.

## **Overvoltage Protection**

The PIS2200 has overvoltage protection for the output. OVP occurrence is detected by sensing feedback (FB) pin. When the voltage at FB pin is over V<sub>FB</sub>+V<sub>OVP</sub>, overvoltage protection is triggered and the drive pin and the GATE pin will be tied-low.

Once the voltage at FB pin is lower than  $V_{FB+}(V_{OVP}-V_{OVP(HYS)})$ , the PIS2200 will begin to switch again. Be aware that the error amplifier is still in operation during OVP event.

### Short Circuit Protection

The ISEN pin is used to sense the over-current occurrence. If the difference between ISEN pin and ground is greater than 230mV, the current limit will be activated. The comparator will decrease the switching frequency by the factor of 8 and maintains this condition until the over-current (short) event is removed.

## **PIS2200**

## **Application Information**



Figure 3 PIS2200 Typical Boost Application

The most common topology for the PIS2200 is the boost or step-up topology. The boost converter converts a low input voltage into a higher output voltage. The basic configuration for a boost regulator is shown in Figure 4. In continuous conduction mode (when the inductor current never reaches zero at steady state), the boost regulator operates in two cycles. In the first cycle of operation, MOSFET Q is turned on and energy is stored in the inductor. During this cycle, diode D1 is reverse biased and load current is supplied by the output capacitor, Cout. In the second cycle, MOSFET Q is off and the diode is forward biased. The energy stored in the inductor is transferred to the load and output capacitor. The ratio of these two cycles determines the output voltage. The output voltage is defined as:

$$Vout = \frac{V_{IN}}{1 - D}$$

(ignoring the voltage drop across the MOSFET and the diode), or

$$V_{OUT} + V_{D1} - V_Q = \frac{V_{IN} - V_Q}{1 - D}$$

where D is the duty cycle of the switch, VD1 is the forward voltage drop of the diode, and VQ is the drop across the MOSFET when it is on. The following sections describe selection of components for a boost converter.



A. First Cycle of Operation



B. Second Cycle of Operation

Figure 4. Simplified Boost Converter Diagram

### **Power Inductor Selection**

The inductor is one of the two energy storage elements in a boost converter. Figure 5 shows how the inductor current varies during a switching cycle. The current through an inductor is quantified as:

$$V_L(t) = L \frac{di_L(t)}{dt}$$

## **PIS2200**

## **Application Information (cont.)**





Figure 5. (a) Inductor Current (b) Diode Current (c) Switch Current

If  $V_L(t)$  is constant, diL(t)/dt must be constant. Hence, for a given input voltage and output voltage, the current in the inductor changes at a constant rate.

The important quantities in determining a proper inductance value are IL (the average inductor current) and  $\Delta iL$  (the inductor current ripple difference between the peak inductor current and the average inductor current). If  $\Delta iL$  is larger than IL, the inductor current drops to zero for a portion of the

cycle and the converter operates in discontinuous conduction mode. If  $\Delta iL$  is smaller than IL, the inductor current stays above zero and the converter operates in continuous conduction mode. All the analysis in this data sheet assumes operation in continuous conduction mode. To operate in continuous conduction mode, the following conditions must be met:

(1) 
$$I_L > \Delta i_L$$

(2) 
$$\frac{I_{OUT}}{1-D} > \frac{D}{2}$$

$$(3) \quad L > \frac{D(1-D)V_{IN}}{2I_{OUT}fs}$$

Choose the minimum IouT to determine the minimum L. A common choice is to set  $(2 \times \Delta i \bot)$  to 30% of IL. Choosing an appropriate core size for the inductor involves calculating the average and peak currents expected through the inductor. In a boost converter,

$$(4) \quad I_L = \frac{I_{OUT}}{1-D}$$

(5) 
$$I_{L_{-}PEAK} = I_{L}(\max) + \Delta i_{L}(\max)$$

$$(6) \quad \Delta i_L = \frac{DV_{IN}}{2 \times L \times f_S}$$

A core size with ratings higher than these values should be chosen. If the core is not properly rated, saturation will dramatically reduce overall efficiency.

The PIS2200 can be set to switch at very high frequencies. When the switching frequency is high, the converter can operate with very small inductor values. With a small inductor value, the peak inductor current can be extremely higher than the output currents, especially under light load conditions.

# **PIS2200**

## **Application Information (cont.)**

The PIS2200 senses the peak current through the switch. The peak current through the switch is the same as the peak current calculated above.

#### Programming the Output Voltage and Output Current

The output voltage can be programmed using a resistor divider between the output and the feedback pins, as shown in Figure 6. The resistors are selected such that the voltage at the feedback pin is 1.275V. RF1 and RF2 can be selected using the equation,

$$V_{OUT} = 1.275 \left(1 + \frac{R_{F1}}{R_{F2}}\right)$$

A 100pF capacitor may be connected between the feedback and ground pins to reduce noise.

The maximum amount of current that can be delivered at the output can be controlled by the sense resistor, RSEN. Current limit occurs when the voltage that is generated across the sense resistor equals the current sense threshold voltage, VSENSE. Limits for VSENSE have been specified in the Electrical Characteristics section. This can be expressed as:

$$I_{SW(pexk)} \times R_{SEN} = V_{SENSE} - D \times V_{SL}$$

The peak current through the switch is equal to the peak inductor current.

$$I_{SW(pexk)} = I_L(\max) + \Delta i_L$$

Therefore for a boost converter

$$I_{SW(pexk)} = \frac{I_{OUT(max)}}{(1-D)} + \frac{(D \times V_{IN})}{(2 \times f_s \times L)}$$

Combining the two equations yields an expression for RSEN,

$$R_{SEN} = \frac{V_{SENSE} - (D \times V_{SL})}{\left[\frac{I_{OUT(\text{max})}}{(1-D)} + \frac{(D \times V_{IN})}{(2 \times f_S \times L)}\right]}$$

Evaluate RSEN at the maximum and minimum VIN values and choose the smallest RSEN calculated.



Figure 6. Adjusting the Output Voltage

## **PIS2200**

## **Application Information (cont.)**

#### **Power Diode Selection**

Observation of the boost converter circuit shows that the average current through the diode is the average load current, and the peak current through the diode is the peak current through the inductor. The diode should be rated to handle more than the inductor peak current. The peak diode current can be calculated using the formula:

$$I_{D(Peak)} = \left[I_{OUT} / (1-D)\right] + \Delta i_{L}$$

lout is the output current and  $\Delta i \bot$  has been defined in Figure 5. The peak reverse voltage for a boost converter is equal to the regulator output voltage. The diode must be capable of handling this peak reverse voltage. To improve efficiency, a low forward drop Schottky diode is recommended.

#### **Power MOSFET Selection**

The drive pin, DR, of the PIS2200 must be connected to the gate of an external MOSFET. In a boost topology, the drain of the external N-Channel MOSFET is connected to the inductor and the source is connected to the ground. The drive pin voltage, VDR, depends on the input voltage. In most applications, a logic level MOSFET can be used. For very low input voltages, a sub-logic level MOSFET should be used.

The selected MOSFET directly controls the efficiency. The critical parameters for selection of a MOSFET are:

- Minimum threshold voltage, VTH(MIN)
- On-resistance, RDS(ON)
- Total gate charge, Qg
- Reverse transfer capacitance, CRSS
- Maximum drain to source voltage, VDS(MAX)

The off-state voltage of the MOSFET is approximately equal to the output voltage. VDS(MAX) of the MOSFET must be greater than the output voltage. The power losses in the MOSFET can be categorized into conduction losses and ac switching or transition losses. RDS(ON) is needed to estimate the conduction losses. The conduction loss, PCOND , is the I<sup>2</sup>R loss across the MOSFET. The maximum conduction loss is given by:

$$P_{COND(MAX)} = \left(\frac{I_{OUT(\max)}}{1 - D_{MAX}}\right)^2 \times D_{MAX} \times R_{DS(ON)}$$

where DMAX is the maximum duty cycle.

$$D_{MAX} = \left(1 - \frac{V_{IN(MIN)}}{V_{OUT}}\right)$$

At high switching frequencies the switching losses may be the largest portion of the total losses.

The switching losses are very difficult to calculate due to changing parasitics of a given MOSFET in operation. Often, the individual MOSFET datasheet does not give enough information to yield a useful result. As below equation give a rough idea how the switching losses are calculated:

$$P_{SW} = \frac{I_{L\max} \times V_{out}}{2} \times f_{SW} \times (t_{LH} + t_{HL})$$

$$t_{LH} = \left(Qgd + \frac{Qgs}{2}\right) \times \frac{R_{Gate}}{V_{DR} - Vgs_{th}}$$

### **Input Capacitor Selection**

Due to the presence of an inductor at the input of a boost converter, the input current waveform is continuous and triangular, as shown in Figure 5. The inductor ensures that the input capacitor sees fairly low ripple currents. However, as the input capacitor gets smaller, the input ripple goes up. The rms current in the input capacitor is given by:

$$I_{CIN(RMS)} = \Delta i_L / \sqrt{3} = \left(\frac{(V_{OUT} - V_{IN}) \times V_{IN}}{\sqrt{12} \times V_{OUT} \times L \times f_S}\right)$$

The input capacitor should be capable of handling the rms current. Although the input capacitor is not as critical in a boost application, low values

Potens semiconductor corp.

12

# **PIS2200**

## **Application Information (cont.)**

can cause impedance interactions. Therefore a good quality capacitor should be chosen in the range of  $100\mu$ F to  $200\mu$ F. If a value lower than  $100\mu$ F is used, then problems with impedance interactions or switching noise can affect the PIS2200. To improve performance, especially with VIN below 8 V, it is recommended to use a  $20\Omega$  resistor at the input to provide a RC filter. This resistor is placed in series with the VIN pin with only a bypass capacitor attached to the VIN pin directly (see Figure 7). A  $0.1\mu$ F or  $1\mu$ F ceramic capacitor is necessary in this configuration. The bulk input capacitor and inductor will connect on the other side of the resistor with the input power supply.



Figure 7 Reducing IC Input Noise

### **Output Capacitor Selection**

The output capacitor in a boost converter provides all the output current when the inductor is charging. As a result it sees very large ripple currents. The output capacitor should be capable of handling the maximum rms current. The rms current in the output capacitor is:

$$I_{CIN(RMS)} = \sqrt{(1-D) \left[ I_{OUT^2} \frac{D}{(1-D)^2} + \frac{\Delta i_L^2}{3} \right]}$$

Where

$$\Delta i_L = \frac{DV_{IN}}{2 \times L \times f_S}$$

and D, the duty cycle is equal to (Vout - ViN )/Vout.

The ESR and ESL of the output capacitor directly control the output ripple. Use capacitors with low ESR and ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic and polymer tantalum, Sanyo- OSCON, or multi-layer ceramic capacitors are recommended at the output.

#### Potens semiconductor corp.

A good quality ceramic bypass capacitor must be connected from the Vcc pin to the PGND pin for proper operation. This capacitor supplies the transient current required by the internal MOSFET driver, as well as filtering the internal supply voltage for the controller. A value of between  $0.47\mu$ F and  $4.7\mu$ F is recommended.

## **Application Information (cont.)**



Figure8 PIS2200 Typical SEPIC Application

PIS2200 can also be used in SEPIC application because of it controls low-side of NMOSFET. Figure 8 shows the PIS2200 typical SEPIC application. This configuration allows the input voltage higher or lower then output voltage. For both stepping-up and stepping-down configuration, two inductors are needed. The two inductors can be individual inductor or two windings of a coupled transformer. For reducing input ripple it is better to use the coupled windings of transformers for both inductors.

The advantage of SEPIC structure over a boost converter is input and output isolation. The input and the output of pure boost converter is always connected through an inductor unless external switch is added. For SEPIC structure, a capacitor isolates the input from the output and provides protection against shorted or malfunctioning load. Hence, the SEPIC is useful for replacing boost circuits when true shutdown is required. This means that the output voltage falls to 0V when the switch is turned off. In pure boost converter, the output can only fall to the input voltage minus a diode drop and never turn off the output.

To properly pick up the components for the application, the following parameters need to be examined

Input voltage range, output voltage, output current range and the switching frequency. These four main parameters will affect the operating characteristic of the application.

## **MOSFET Selection**

Four parameters will dominate the selection of the MOSFET: minimum threshold voltage  $V_{TH(MIN)}$ , the On-resistance  $R_{DS(ON)}$ , the total gate charge Qg, the reverse transfer capacitance Css and the maximum drain to source voltage  $V_{DS(MAX)}$ .

The peak switch voltage in SEPIC application is:

 $V_{SW(PEAK)} = V_{IN} + V_{OUT} + V_{DIODE}$ 

Hence the VDS(MAX) of MOSFET shell be:

 $V_{DS(MAX)} > V_{SW(PEAK)}$ 

The peak switch current is determined by:

$$I_{SW(PEAK)} = I_{L1(AVG)} + I_{OUT} + \frac{\Delta I_{L1} + \Delta I_{L2}}{2}$$

Where  $\Delta I_{L1}$  and  $\Delta I_{L2}$  are the peak-to-peak ripple currents of the inductors respectively.

The RMS current through the switch is given by:

$$I_{SW(RMS)} = \sqrt{\left[I_{SW(PEAK)}^2 - I_{SW(PEAK)}(\Delta I_{L1} + \Delta I_{L2}) + \frac{(\Delta I_{L1} + \Delta I_{L2})^2}{3}\right]^2}$$

Potens semiconductor corp.

## **PIS2200**

# Application Information (cont.)

### Power Diode Selection

The diode must be selected to handle the peak current and the peak reverse voltage. In SEPIC application, the diode peak current is the same as the switch peak current. The off-state voltage or peak reverse voltage of the diode is  $V_{IN}+V_{OUT}$ . Similar to the boost converter, the average diode current is equal to the output current. In order to improve the efficiency, schottky diodes are recommended.

### Inductor Selection

The inductors shall be chosen carefully to satisfy constant current mode requires calculations of the following parameters:

Inductor average current:

$$I_{L1(AVG)} = \frac{D \times 100}{1 - D}$$
$$I_{L2(AVG)} = I_{OUT}$$

Peak-to-peak ripple current:

$$\Delta I_{L1} = \frac{D \times (V_{IN} - V_Q)}{f_s \times L_1}$$
$$\Delta I_{L2} = \frac{D \times (V_{IN} - V_Q)}{f_s \times L_2}$$

Maintaining the condition  $I_L > \Delta I_L/2$  to ensure continuous conduction mode yields the following minimum values for  $L_1$  and  $L_2$ :

$$L_{1} > \frac{(1 - D) \times (V_{IN} - V_{Q})}{f_{S} \times I_{OUT} \times 2}$$
$$L_{2} > \frac{D \times (V_{IN} - V_{Q})}{f_{S} \times I_{OUT} \times 2}$$

Peak current in the inductor, to ensure the inductor does not saturate:

$$I_{L1(PK)} = \frac{D \times I_{OUT}}{1 - D} + \frac{\Delta I_{L1}}{2}$$
$$I_{L2(PK)} = I_{OUT} + \frac{\Delta I_{L2}}{2}$$

 $I_{L1(\mathsf{PK})}$  must be lower than the maximum current rating set by the current sense resistor.

The value of L1 can be increased above the minimum recommended value to reduce input ripple and output ripple. However, once  $\Delta I_{L1}$  is less than 20% of  $I_{L1(AVG)}$ , the benefit to output ripple is minimal.

By increasing the value of L2 above the minimum recommendation,  $\Delta I_{L2}$  can be reduced, which in turn will reduce the output ripple voltage:

 $\Delta Vout = \left(\frac{Iout}{1-D} + \frac{\Delta I_{L2}}{2}\right) \times ESR$ 

where ESR is the equivalent series resistance of the output capacitor.

If L1 and L2 are wound on the same core, then L1=L2=L. All the equations above will hold true if the inductance is replaced by 2L.

## Input Capacitor Selection

Like boost structure, SEPIC has an inductor at the input. The inductor ensures that the input capacitor sees fairly low ripple currents and the capacitor should be capable of handling the input RMS current. In SEPIC application, lower values can cause impedance interactions. Therefore a good quality capacitor such as polymer tantalum, OS-con or multilayer ceramic capacitors is recommended in the range from  $100\mu$ F to  $200\mu$ F.

To improve the performance especially when  $V_{IN}$  is under 8V, the input RC low pass filter could be added. Refer the input capacitor selection in boost controller application for details.

## Application Information (cont.)

### **Output Capacitor Selection**

The output capacitors directly affect the output ripple. Use capacitors with low ESR and ESL at the output for higher efficiency and lower ripple voltage. Surface mount tantalums, surface mount polymer electrolytic and polymer tantalum, OS-Con, or multi-layer ceramic capacitors are recommended at the output for low ripple.

#### **Resistor Selection**

The peak current through the MOSFET,  $I_{SW(PEAK)}$ , can be adjusted using the current sense resistor,  $R_{SEN}$ , to limit at certain output current.  $R_{SEN}$  can be selected using the following equation:

$$R_{SEN} = \frac{V_{SENSE} - D \times (V_{SL} + \Delta V_{SL})}{I_{SW(PEAK)}}$$

**Isolation Capacitor Selection** 

The isolation capacitor  $C_S$ , depends on the rms current. The rms current of the SEPIC capacitor is given by:

$$I_{CSRMS} = \sqrt{I_{SWRMS}^{2} + (I_{L1PK}^{2} - I_{L1PK}\Delta I_{L1} + \Delta I_{L1}^{2})(1 - D)}$$

The isolation capacitor must be rated for a large ACrms current relative to the output power. This property makes the SEPIC much better suited to lower power applications where the rms current through the capacitor is small (relative to capacitor technology). The voltage rating of the isolation capacitor must be greater than the maximum input voltage. Tantalum capacitors are the best choice for SMT, having high rms current ratings relative to size. Ceramic capacitors could be used, but the low C values will tend to cause larger changes in voltage across the capacitor due to the large currents, and high C value ceramics are expensive. Electrolytics work well for through hole applications where the size required to meet the rms current rating can be accommodated. There is an energy balance between Cs and L1, which can be used to determine the value of the capacitor. The basicenergy balance equation is:

$$\frac{1}{2}C_{s}\Delta V_{s}^{2} = \frac{1}{2}(L1)\Delta I_{L1}^{2}$$

Where

$$\Delta V_{S} = (\frac{V_{OUT}}{V_{OUT} + V_{IN} - V_{Q} + V_{DIODE}}) \times \frac{I_{OUT}}{f_{S}C_{S}}$$

is the ripple voltage across the isolation capacitor, and

$$\Delta I_{L1} = \frac{(V_{IN} - V_Q) \times D}{(L1)f_S}$$

is the ripple current through the inductor L1. The energy balance equation can be solved to provide a minimum value for Cs :

$$C_{S} \ge L1 \frac{I_{OUT}^{2}}{(V_{IN} - V_{O})^{2}}$$

# **PIS2200**

## **Typical Characteristic (cont.)**



# **PIS2200**

## **Typical Characteristic (cont.)**









## **PIS2200**

# **MSOP10 PACKAGE INFORMATION**





| SYMBOL | DIMENSION IN MM |      |      | DIMENSION IN INCH |       |       |
|--------|-----------------|------|------|-------------------|-------|-------|
| STMDUL | MIN.            | NOM. | MAX. | MIN.              | NOM.  | MAX.  |
| A      | 0.81            | 1.02 | 1.10 | 0.032             | 0.040 | 0.043 |
| A1     | 0.05            |      | 0.15 | 0.002             |       | 0.006 |
| A2     | 0.75            | 0.86 | 0.95 | 0.030             | 0.034 | 0.037 |
| b      | 0.17            | 0.20 | 0.27 | 0.007             | 0.008 | 0.011 |
| С      | 0.13            | 0.15 | 0.23 | 0.005             | 0.006 | 0.009 |
| D      | 2.90            | 3.00 | 3.10 | 0.114             | 0.118 | 0.122 |
| E      | 4.75            | 4.90 | 5.05 | 0.187             | 0.193 | 0.199 |
| E1     | 2.90            | 3.00 | 3.10 | 0.114             | 0.118 | 0.122 |
| e      | 0.50 BASIC      |      |      | 0.020 BASIC       |       |       |
| L      | 0.40            | 0.55 | 0.70 | 0.016             | 0.022 | 0.028 |
| θ      | 0.              | 3.   | 6*   | 0.                | 3*    | 6*    |
| JEDEC  |                 |      |      |                   |       |       |





| NOTES : DIMENSION " D " DOES NOT INCLUDE MOLD FLASH , |
|-------------------------------------------------------|
| TIE BAR BURRS AND GATE BURRS                          |
| MOLD FLASH , TIE BAR BURRS AND GATE BURRS SHALL NOT   |
| EXCEED 0.005 INCH (0.12 MM) PER END DIMENSION " E1 "  |

EXCEED 0.005 INCH (0.12 MM) PER END DIMENSION " DOES NOT INCLUDE INTERLEAD FLASH.

INTERLEAD FLASH SHALL NOT EXCEED 0.010 INCH (0.25 MM) PER-SIDE .

```
Potens semiconductor corp.
```